您好,欢迎来到知芯网
  • 封装:8-TSSOP,8-MSOP(0.118",3.00mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$2.8272-$6.38

更新日期:2024-04-01

产品简介:2Gbps LVDS、LVPECL 和 CML 转 LVPECL 中继器/转换器

查看详情
  • 封装:8-TSSOP,8-MSOP(0.118",3.00mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$2.8272-$6.38

SN65LVDT101DGK 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

SN65LVDT101DGK 中文资料属性参数

  • 标准包装:80
  • 类别:集成电路 (IC)
  • 家庭:接口 - 信号缓冲器,中继器,分配器
  • 系列:65LVDT
  • 类型:转发器
  • Tx/Rx类型:LVPECL/CML/LVDS
  • 延迟时间:630ps
  • 电容 - 输入:0.6pF
  • 电源电压:3 V ~ 3.6 V
  • 电流 - 电源:61mA
  • 安装类型:表面贴装
  • 封装/外壳:8-TSSOP,8-MSOP(0.118",3.00mm 宽)
  • 供应商设备封装:8-MSOP
  • 包装:管件
  • 配用:296-20540-ND - EVAL MOD FOR SN65LVDS101
  • 其它名称:296-15392-5

产品特性

  • Designed for Signaling Rates ≥ 2 Gbps
  • Total Jitter < 65 ps
  • Low-Power Alternative for the MC100EP16
  • Low 100-ps (Maximum) Part-to-Part Skew
  • 25 mV of Receiver Input Threshold Hysteresis Over 0-V to 4-V Input Voltage Range
  • Inputs Electrically Compatible With LVPECL, CML, and LVDS Signal Levels
  • 3.3-V Supply Operation
  • LVDT Integrates 110-Ω Terminating Resistor
  • Offered in SOIC and MSOP

产品概述

The SN65LVDS100, SN65LVDT100, SN65LVDS101, and SN65LVDT101 are high-speed differential receivers and drivers connected as repeaters. The receiver accepts low-voltage differential signaling (LVDS), positive-emitter-coupled logic (PECL), or current-mode logic (CML) input signals at rates up to 2 Gbps and repeats it as either an LVDS or PECL output signal. The signal path through the device is differential for low radiated emissions and minimal added jitter.The outputs of the SN65LVDS100 and SN65LVDT100 are LVDS levels as defined by TIA/EIA-644-A. The outputs of the SN65LVDS101 and SN65LVDT101 are compatible with 3.3-V PECL levels. Both drive differential transmission lines with nominally 100-Ω characteristic impedance. The SN65LVDT100 and SN65LVDT101 include a 110-Ω differential line termination resistor for less board space, fewer components, and the shortest stub length possible. They do not include the VBB voltage reference found in the SN65LVDS100 and SN65LVDS101. VBB provides a voltage reference of typically 1.35 V below VCC for use in receiving single-ended input signals and is particularly useful with single-ended 3.3-V PECL inputs. When VBB is not used, it should be unconnected or open.All devices are characterized for operation from –40°C to 85°C.

SN65LVDT101DGK 数据手册

数据手册 说明 数量 操作
SN65LVDT101DGK

2Gbps LVDS/LVPECL/CML to LVPECL Repeater/Translator 8-MSOP -40 to 85

24页,872K 查看
SN65LVDT101DGK

Buffer, ReDriver 1 Channel 2Gbps 8-VSSOP

43页,1.54M 查看
SN65LVDT101DGKG4

2Gbps LVDS/LVPECL/CML to LVPECL Repeater/Translator 8-MSOP -40 to 85

24页,872K 查看
SN65LVDT101DGKR

2Gbps LVDS/LVPECL/CML to LVPECL Repeater/Translator 8-MSOP -40 to 85

0页,152K 查看
SN65LVDT101DGKRG4

2Gbps LVDS/LVPECL/CML to LVPECL Repeater/Translator 8-MSOP -40 to 85

24页,872K 查看

SN65LVDT101DGK 电路图

SN65LVDT101DGK 电路图

SN65LVDT101DGK 电路图

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9