您好,欢迎来到知芯网
  • 封装:64-TFSOP (0.240",6.10mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$11.35-$9.3072

更新日期:2024-04-01

产品简介:16 通道 LVDS 接收器

查看详情
  • 封装:64-TFSOP (0.240",6.10mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$11.35-$9.3072

SN65LVDS386DGG 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

SN65LVDS386DGG 中文资料属性参数

  • 标准包装:25
  • 类别:集成电路 (IC)
  • 家庭:接口 - 驱动器,接收器,收发器
  • 系列:65LVDS
  • 类型:接收器
  • 驱动器/接收器数:0/4
  • 规程:LVDS
  • 电源电压:3 V ~ 3.6 V
  • 安装类型:表面贴装
  • 封装/外壳:64-TFSOP (0.240",6.10mm 宽)
  • 供应商设备封装:64-TSSOP
  • 包装:管件
  • 配用:296-9745-ND - EVALUATION MOD FOR SN65LVDS386
  • 其它名称:296-2353-5

产品特性

  • Four- (’390), Eight- (’388A), or Sixteen- (’386) Line Receivers Meet or Exceed the Requirements of ANSI TIA/EIA-644 Standard
  • Integrated 110-Ω Line Termination Resistors on LVDT Products
  • Designed for Signaling Rates Up to 250 Mbps
  • SN65 Versions Bus-Terminal ESD Exceeds 15 kV
  • Operates From a Single 3.3-V Supply
  • Typical Propagation Delay Time of 2.6 ns
  • Output Skew 100 ps (Typical) Part-To-Part Skew Is Less Than 1 ns
  • LVTTL Levels Are 5-V Tolerant
  • Open-Circuit Fail Safe
  • Flow-Through Pinout
  • Packaged in Thin Shrink Small-Outline Package With 20-mil Terminal Pitch

产品概述

This family of 4-, 8-, or 16-differential line receivers (with optional integrated termination) implements the electrical characteristics of low-voltage differential signaling (LVDS). This signaling technique lowers the output voltage levels of 5-V differential standard levels (such as EIA/TIA-422B) to reduce the power, increase the switching speeds, and allow operation with a 3-V supply rail.Any of the differential receivers provides a valid logical output state with a ±100-mV differential input voltage within the input common-mode voltage range. The input common-mode voltage range allows 1 V of ground potential difference between two LVDS nodes. Additionally, the high-speed switching of LVDS signals almost always requires the use of a line impedance matching resistor at the receiving end of the cable or transmission media. The LVDT products eliminate this external resistor by integrating it with the receiver.The intended application of this device and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately 100 Ω. The transmission media may be printed-circuit board traces, backplanes, or cables. The large number of receivers integrated into the same substrate along with the low pulse skew of balanced signaling, allows extremely precise timing alignment of clock and data for synchronous parallel data transfers. When used with its companion, the 8- or 16-channel driver (the SN65LVDS389 or SN65LVDS387, respectively), over 200 million data transfers per second in single-edge clocked systems are possible with little power.The ultimate rate and distance of data transfer depends on the attenuation characteristics of the media, the noise coupling to the environment, and other system characteristics.

SN65LVDS386DGG 数据手册

数据手册 说明 数量 操作
SN65LVDS386DGG

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS

15 Pages页,311K 查看
SN65LVDS386DGG

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS

19 Pages页,311K 查看
SN65LVDS386DGG

0/4 Receiver LVDS 64-TSSOP

44页,1.67M 查看
SN65LVDS386DGGG4

16-Channel LVDS Receiver 64-TSSOP -40 to 85

24页,704K 查看
SN65LVDS386DGGR

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS

19 Pages页,325K 查看
SN65LVDS386DGGRG4

16-Channel LVDS Receiver 64-TSSOP -40 to 85

24页,704K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9