SN54LS75J
锁存器更新日期:2024-04-01
SN54LS75J 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
-
8 -
5500
-
杭州
-
-
-
原装正品现货
-
DIP
2019+ -
5800
-
上海市
-
-
-
全新原装现货
-
TI
-
二极管
23+ -
15000
-
上海市
-
-
-
中国区代理原装进口特价
-
TI
-
DIP
- -
12
-
台州
-
-
SN54LS75J 中文资料属性参数
- 现有数量:0现货1,933Factory
- 价格:在售
- 系列:*
- 包装:管件
- 产品状态:在售
- 逻辑类型:-
- 电路:-
- 输出类型:-
- 电压 - 供电:-
- 独立电路:-
- 延迟时间 - 传播:-
- 电流 - 输出高、低:-
- 工作温度:-
- 安装类型:-
- 封装/外壳:-
- 供应商器件封装:-
产品概述
These latches are ideally suited for use as temporary storage for binary
information between processing units and input/output or indicator units.
Information present at a data (D) input is transferred to the Q output when
the enable (C) is high and the Q output will follow the data input as long
as the enable remains high. When the enable goes low, the information (that
was present at the data input at the time the transition occurred) is retained
at the Q output until the enable is permitted to go high.
The '75 and 'LS75 feature complementary Q and Q\ outputs from
a 4-bit latch, and are available in various 16-pin packages. For higher component
density applications, the '77 and 'LS77 4-bit latches are available in 14-pin
flat packages.
These circuits are completely compatible with all popular TTL families.
All inputs are diode-clamped to minimize transmission-line effects and simplify
system design. Series 54 and 54LS devices are characterized for operation
over the full military temperature range of -55°C to 125°C; Series
74, and 74LS devices are characterized for operation from 0°C to 70°C.
SN54LS75J 相关产品
- 1P1G125QDRYRQ1
- 1P1G126QDRYRQ1
- 1P2GU04QDRYRQ1
- 2N7001TDCKR
- 2N7001TDPWR
- 54FCT245TDB
- 5962-8762401CA
- 5962-8766301MRA
- 5962-8768001EA
- 7202LA50JG
- 7203L20TDB
- 7204L35J
- 72805LB15PF
- 7280L20PA
- 72V201L15PFGI
- 72V211L10PFG
- 72V245L10PFG
- 72V3640L10PF
- 72V3660L7-5PFI
- 72V70210DAG
- 72V70840DAG
- 72V73273BBG
- 74AHC05S14-13
- 74AHC05T14-13
- 74AHC1G126MDCKTEP
- 74AHC32S14-13
- 74AHC594S16-13
- 74AHC594T16-13
- 74AHCT08PW-Q100J
- 74AHCT125S14-13