更新日期:2024-04-01
产品简介:具有三态输出的 4 x 4 寄存器文件
查看详情SN54LS670J 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
-
8 -
5500
-
杭州
-
-
-
原装正品现货
-
DIP
2019+ -
5800
-
上海市
-
-
-
全新原装现货
-
TI
-
CDIP
23+ -
5800
-
上海市
-
-
-
进口原装现货,杜绝假货。
-
TI M
-
DIP
- -
160
-
台州
-
-
SN54LS670J 中文资料属性参数
- 现有数量:0现货2,513Factory
- 价格:在售
- 系列:*
- 包装:管件
- 产品状态:在售
- Digi-Key Programmable:-
- 存储容量:-
- 功能:-
- 数据速率:-
- 访问时间:-
- 电压 - 供电:-
- 电流 - 供电(最大值):-
- 总线方向:-
- 扩充类型:-
- 可编程标志支持:-
- 中继能力:-
- FWFT 支持:-
- 工作温度:-
- 安装类型:-
- 封装/外壳:-
- 供应商器件封装:-
产品特性
- Separate Read/Write Addressing Permits Simultaneous Reading and Writing
- Fast Access Times…Typically 20 ns
- Organized as 4 Words of 4 Bits
- Expandable to 512 Words of n-Bits
- For Use as: Scratch-Pad Memory Buffer Storage between Processors Bit Storage in Fast Multiplication Designs
- Scratch-Pad Memory
- Buffer Storage between Processors
- Bit Storage in Fast Multiplication Designs
- 3-State Outputs
- SN54LS170 and SN74LS170 Are Similar But Have Open-Collector Outputs
产品概述
The SN54LS670 and SN74LS670 MSI 16-bit TTL register files incorporate the
equivalent of 98 gates. The register file is organized as 4 words of 4 bits
each and separate on-chip decoding is provided for addressing the four word
locations to either write-in or retrieve data. This permits simultaneous writing
into one location and reading from another word location.
Four data inputs are available which are used to supply the 4-bit word
to be stored. Location of the word is determined by the write-address inputs
A and B in conjunction with a write-enable signal. Data applied at the inputs
should be in its true form. That is, if a high-level signal is desired from
the output, a high-level is applied at the data input for that particular
bit location. The latch inputs are arranged so that new data will be accepted
only if both internal address gate inputs are high. When this condition exists,
data at the D input is transferred to the latch output. When the write-enable
input, G\W, is high, the data inputs are inhibited and
their levels can cause no change in the information stored in the internal
latches. When the read-enable input, G\R, is high, the
data outputs are inhibited and go into the high-impedance state.
The individual address lines permit direct acquisition of data stored in
any four of the latches. Four individual decoding gates are used to complete
the address for reading a word. When the read address is made in conjunction
with the read-enable signal, the word appears at the four outputs.
This arrangement — data-entry addressing separate from data-read
addressing and individual sense line — eliminates recovery times, permits
simultaneous reading and writing, and is limited in speed only by the write
time (27 nanoseconds typical) and the read time (24 nanoseconds typical).
The register file has a nondestructive readout in that data is not lost when
addressed.
All inputs except read enable and write enable are buffered to lower the
drive requirements to one Series 54LS/74LS standard load, and input-clamping
diodes minimize switching transients to simplify system design. High-speed,
double-ended AND-OR-INVERT gates are employed for the read-address function
and have high-sink-current, three-state outputs. Up to 128 of these outputs
may be bus connected for increasing the capacity up to 512 words. Any number
of these registers may be paralleled to provide n-bit word length.
The SN54LS670 is characterized for operation over the full military temperature
range of -55°C to 125°C; the SN74LS670 is characterized for operation
from 0°C to 70°C.
SN54LS670J 相关产品
- 1P1G125QDRYRQ1
- 1P1G126QDRYRQ1
- 1P2GU04QDRYRQ1
- 2N7001TDCKR
- 2N7001TDPWR
- 54FCT245TDB
- 5962-8762401CA
- 5962-8766301MRA
- 5962-8768001EA
- 7202LA50JG
- 7203L20TDB
- 7204L35J
- 72805LB15PF
- 7280L20PA
- 72V201L15PFGI
- 72V211L10PFG
- 72V245L10PFG
- 72V3640L10PF
- 72V3660L7-5PFI
- 72V70210DAG
- 72V70840DAG
- 72V73273BBG
- 74AHC05S14-13
- 74AHC05T14-13
- 74AHC1G126MDCKTEP
- 74AHC32S14-13
- 74AHC594S16-13
- 74AHC594T16-13
- 74AHCT08PW-Q100J
- 74AHCT125S14-13