SN54LS590J
计数器,除法器更新日期:2024-04-01
SN54LS590J 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
DIP
- -
18
-
台州
-
-
SN54LS590J 中文资料属性参数
- 现有数量:0现货2,846Factory
- 价格:在售
- 系列:*
- 包装:管件
- 产品状态:在售
- 逻辑类型:-
- 方向:-
- 元件数:-
- 每个元件位数:-
- 复位:-
- 定时:-
- 计数速率:-
- 触发器类型:-
- 电压 - 供电:-
- 工作温度:-
- 安装类型:-
- 封装/外壳:-
- 供应商器件封装:-
产品特性
- 8-Bit Counter with Register
- Parallel Register Outputs
- Choice of 3-State ('LS590) or Open-Collector ('LS591) Register Outputs
- Guaranteed Counter Frequency:DC to 20 MHz
产品概述
These devices each contain an 8-bit binary counter that feeds an 8-bit
storage register. The storage register has parallel outputs. Separate clocks
are provided for both the binary counter and storage register. The binary
counter features a direct clear input CCLR\ and a count enable input CCKEN\. For cascading, a ripple carry output RCO\ is provided.
Expansion is easily accomplished for two stages by connecting RCO of the first stage to CCKEN\ of the second stage. Cascading for
larger count chains can be accomplished by connecting RCO\ of each
stage to CCK of the following stage.
Both the counter and register clocks are positive-edge triggered. If the
user wishes to connect both clocks together, the counter state will always
be one count ahead of the register. Internal circuitry prevents clocking from
the clock enable.
SN54LS590J 相关产品
- 1P1G125QDRYRQ1
- 1P1G126QDRYRQ1
- 1P2GU04QDRYRQ1
- 2N7001TDCKR
- 2N7001TDPWR
- 54FCT245TDB
- 5962-8762401CA
- 5962-8766301MRA
- 5962-8768001EA
- 7202LA50JG
- 7203L20TDB
- 7204L35J
- 72805LB15PF
- 7280L20PA
- 72V201L15PFGI
- 72V211L10PFG
- 72V245L10PFG
- 72V3640L10PF
- 72V3660L7-5PFI
- 72V70210DAG
- 72V70840DAG
- 72V73273BBG
- 74AHC05S14-13
- 74AHC05T14-13
- 74AHC1G126MDCKTEP
- 74AHC32S14-13
- 74AHC594S16-13
- 74AHC594T16-13
- 74AHCT08PW-Q100J
- 74AHCT125S14-13