更新日期:2024-04-01
产品简介:具有三态输出的八路 D 类边沿触发器
查看详情SN54LS374J 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
DIP
3 -
1000
-
杭州
-
-
-
原装正品现货
-
TI
-
DIP-20
2019+ -
5800
-
上海市
-
-
-
全新原装现货
-
TI
-
金封圆帽
23+ -
15000
-
上海市
-
-
-
中国区代理原装进口特价
-
TI
-
CDIP
21+ -
410
-
上海市
-
-
-
原装现货,品质为先!请来电垂询!
-
TI
-
CDIP
23+ -
5800
-
上海市
-
-
-
进口原装现货,杜绝假货。
-
TI
-
DIP
1430 -
420
-
台州
-
-
-
绝对自己现货,深圳交易
SN54LS374J 中文资料属性参数
- 现有数量:0现货10,001Factory
- 价格:在售
- 系列:*
- 包装:管件
- 产品状态:在售
- 功能:-
- 类型:-
- 输出类型:-
- 元件数:-
- 每个元件位数:-
- 时钟频率:-
- 不同 V、最大 CL 时最大传播延迟:-
- 触发器类型:-
- 电流 - 输出高、低:-
- 电压 - 供电:-
- 电流 - 静态 (Iq):-
- 输入电容:-
- 工作温度:-
- 安装类型:-
- 供应商器件封装:-
- 封装/外壳:-
产品特性
- Choice of Eight Latches or Eight D-Type Flip-Flops in a Single Package
- 3-State Bus-Driving Outputs
- Full Parallel Access for Loading
- Buffered Control Inputs
- Clock-Enable Input Has Hysteresis to Improve Noise Rejection (S373 and S374)
- P-N-P Inputs Reduce DC Loading on Data Lines (S373 and S374)
产品概述
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.The eight latches of the LS373 and S373 are transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up.The eight flip-flops of the LS374 and S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic states that were set up at the D inputs.Schmitt-trigger buffered inputs at the enable/clock lines of the S373 and S374 devices simplify system design as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.OC\ does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered, even while the outputs are off.
SN54LS374J 相关产品
- 1P1G125QDRYRQ1
- 1P1G126QDRYRQ1
- 1P2GU04QDRYRQ1
- 2N7001TDCKR
- 2N7001TDPWR
- 54FCT245TDB
- 5962-8762401CA
- 5962-8766301MRA
- 5962-8768001EA
- 7202LA50JG
- 7203L20TDB
- 7204L35J
- 72805LB15PF
- 7280L20PA
- 72V201L15PFGI
- 72V211L10PFG
- 72V245L10PFG
- 72V3640L10PF
- 72V3660L7-5PFI
- 72V70210DAG
- 72V70840DAG
- 72V73273BBG
- 74AHC05S14-13
- 74AHC05T14-13
- 74AHC1G126MDCKTEP
- 74AHC32S14-13
- 74AHC594S16-13
- 74AHC594T16-13
- 74AHCT08PW-Q100J
- 74AHCT125S14-13