- 参考价格:¥33.19-¥35.19
更新日期:2024-04-01

产品简介:具有 IEEE 1149.1 测试访问的高温 20 至 80MHz 10 位解串器
查看详情- 参考价格:¥33.19-¥35.19
SCAN921226HSM 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
原厂原封装
新批号 -
887000
-
上海市
-
-
-
原厂发货进口原装微信同步QQ893727827
SCAN921226HSM 中文资料属性参数
- 制造商:National Semiconductor (TI)
- 激励器数量:10
- 接收机数量:1
- 数据速率:800 Mbps
- 工作电源电压:3.3 V
- 最大功率耗散:1470 mW
- 最大工作温度:+ 125 C
- 封装 / 箱体:FBGA
- 封装:Tray
- 最小工作温度:- 40 C
- 安装风格:SMD/SMT
- 工厂包装数量:416
- Supply Voltage - Max:3.6 V
- Supply Voltage - Min:3 V
- 类型:LVCMOS, LVTTL
产品特性
- High Temperature Operation to 125°C
- IEEE 1149.1 (JTAG) Compliant and At-Speed BIST Test Mode
- Clock Recovery from PLL Lock to Random Data Patterns
- Ensured Transition Every Data Transfer Cycle
- Chipset (Tx + Rx) Power Consumption < 600 mW (Typ) @ 80 MHz
- Single Differential Pair Eliminates Multi-Channel Skew
- 800 Mbps Serial Bus LVDS Data Rate (at 80 MHz Clock)
- 10-bit Parallel Interface for 1 Byte Data Plus 2 Control Bits
- Synchronization Mode and LOCK Indicator
- Programmable Edge Trigger on Clock
- High Impedance on Receiver Inputs When Power is Off
- Bus LVDS Serial Output Rated for 27Ω Load
- Small 49-Lead NFBGA Package
产品概述
The SCAN921025H transforms a 10-bit wide parallel LVCMOS/LVTTL data bus into a single high speed Bus LVDS serial data stream with embedded clock. The SCAN921226H receives the Bus LVDS serial data stream and transforms it back into a 10-bit wide parallel data bus and recovers parallel clock. Both devices are compliant with IEEE 1149.1 Standard for Boundary Scan Test. IEEE 1149.1 features provide the design or test engineer access via a standard Test Access Port (TAP) to the backplane or cable interconnects and the ability to verify differential signal integrity. The pair of devices also features an at-speed BIST mode which allows the interconnects between the Serializer and Deserializer to be verified at-speed.The SCAN921025H transmits data over backplanes or cable. The single differential pair data path makes PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously reduce cost. Since one output transmits clock and data bits serially, it eliminates clock-to-data and data-to-data skew. The powerdown pin saves power by reducing supply current when not using either device. Upon power up of the Serializer, you can choose to activate synchronization mode or allow the Deserializer to use the synchronization-to-random-data feature. By using the synchronization mode, the Deserializer will establish lock to a signal within specified lock times. In addition, the embedded clock ensures a transition on the bus every 12-bit cycle. This eliminates transmission errors due to charged cable conditions. Furthermore, you may put the SCAN921025H output pins into tri-state to achieve a high impedance state. The PLL can lock to frequencies between 20 MHz and 80 MHz.
SCAN921226HSM 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
High Temperature 20-80 MHz 10 Bit Bus LVDS SerDes with IEEE 1149.1 (JTAG) and at-speed BIST |
21 Pages页,512K | 查看 |
![]() |
IC SER/DESER HI TEMP 80MHZ LVDS |
21页,908K | 查看 |
![]() |
800Mbps Deserializer 1 Input 10 Output 49-BGA (7x7) |
29页,1.41M | 查看 |
SCAN921226HSM 电路图

SCAN921226HSM 电路图
SCAN921226HSM 相关产品
- 100301QC
- 100304QC
- 100310QC
- 100311QC
- 100313QC
- 100316QC
- 100322QC
- 100329APC
- 100329DC
- 100336DC
- 100336PC
- 100341QC
- 100351DC
- 100351PC
- 100363QC
- 100364QC
- 100370QC
- 100390QC
- 100398QI
- 11AA010T-I/TT
- 11AA160T-I/TT
- 11LC010T-I/TT
- 11LC020T-I/TT
- 11LC040T-E/TT
- 11LC160T-E/TT
- 1ED020I12-F
- 2304NZGI-1LF
- 23A640-I/SN
- 23K256-I/SN
- 23K256-I/ST