您好,欢迎来到知芯网
  • 参考价格:¥327.89-¥412.90

更新日期:2024-04-01 00:04:00

产品简介:双路 ADC / 数字调谐器 / AGC

查看详情
  • 参考价格:¥327.89-¥412.90

LM97593VH/NOPB 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

LM97593VH/NOPB 中文资料属性参数

  • 制造商:National Semiconductor (TI)
  • 产品:Down Converters
  • 射频:250 MHz
  • 中频:300 MHz
  • 工作电源电压:1.8 V, 3.3 V
  • 工作电源电流:78 mA, 121 mA
  • 最大功率耗散:3.2 W
  • 最大工作温度:+ 85 C
  • 安装风格:SMD/SMT
  • 封装 / 箱体:PQFP-128
  • 最小工作温度:- 40 C
  • 封装:Tray
  • 工厂包装数量:66

产品特性

  • 100% Software Compatible with the CLC5903
  • Pin Compatible with the CLC5903 Except for the Analog Input and Reference Section
  • 123 dB Dynamic Range with CLC5526 DVGA (200kHz)
  • On-chip Precision Reference
  • User Programmable AGC with Enhanced Power Detector
  • Channel Filters Include a Fourth Order CIC Followed by 21-tap and 63-tap Symmetric FIRs
  • Flexible Output Formats
  • Serial and Parallel Output Ports
  • JTAG Boundary Scan
  • 8-bit Microprocessor Interface
  • 128 pin PQFP
  • Internal ADC Resolution: 12 Bits
  • Sample Rate: 65 MSPS
  • SNR (fIN = 250MHz, 11-bit, Nyquist): 62 dBFS (typ)
  • SNR (fIN = 250MHz, 200kHz): 83 dBFS (typ)
  • SFDR (fIN = 250MHz, 11-bit, Nyquist): 68 dBFS (typ)
  • Full Power Bandwidth: 650 MHz (typ)
  • Power Consumption: (65MSPS) 560 mW (typ)

产品概述

The LM97593 Dual ADC / Digital Tuner / AGC IC is a two channel digital downconverter (DDC) with integrated 12-bit analog-to-digital converters (ADCs) and automatic gain control (AGC). The LM97593 further enhances TI’s Diversity Receiver Chipset (DRCS) by integrating a wide-bandwidth dual ADC core with the DDC. The complete DRCS includes one LM97593 Dual ADC / Digital Tuner / AGC and two CLC5526 digitally controlled variable gain amplifiers (DVGAs). This system allows direct IF sampling of signals up to 300MHz for enhanced receiver performance and reduced system costs. A block diagram for a DRCS-based narrowband communications system is shown in .The LM97593 offers high dynamic range digital tuning and filtering based on hard-wired digital signal processing (DSP) technology. Each channel has independent tuning, phase offset, filter coefficients, and gain settings. Channel filtering is performed by a series of three filters. The first is a 4-stage Cascaded Integrator Comb (CIC) filter with a programmable decimation ratio from 8 to 2048. Next there are two symmetric FIR filters, a 21-tap and a 63-tap, both with independent programmable coefficients. The first FIR filter decimates the data by 2, the second FIR decimates by either 2 or 4. Channel filter bandwidth at 52MSPS ranges from ±650kHz down to ±1.3kHz. At 65MSPS, the maximum bandwidth increases to ±812kHz. The LM97593’s AGC controller monitors the ADC output and controls the ADC input signal level by adjusting the DVGA setting. AGC threshold, deadband+hysteresis, and the loop time constant are user defined. Total dynamic range of greater than 123dB full-scale signal to noise in a 200kHz bandwidth can be achieved with the Diversity Receiver Chipset.

LM97593VH/NOPB 数据手册

数据手册 说明 数量 操作
LM97593VH/NOPB

ADC, AGC, Digital Tuner 12 bit 65M Serial, Parallel 128-PQFP (14x20)

62页,4.6M 查看

LM97593VH/NOPB 电路图

LM97593VH/NOPB 电路图

LM97593VH/NOPB 电路图

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9