您好,欢迎来到知芯网

更新日期:2024-04-01

产品简介:4 位双向通用移位寄存器

查看详情

JM38510/30601BFA 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

JM38510/30601BFA 中文资料属性参数

  • 现有数量:0现货1,220Factory
  • 价格:在售
  • 系列:*
  • 包装:管件
  • 产品状态:在售
  • 逻辑类型:-
  • 输出类型:-
  • 元件数:-
  • 每个元件位数:-
  • 功能:-
  • 电压 - 供电:-
  • 工作温度:-
  • 安装类型:-
  • 封装/外壳:-
  • 供应商器件封装:-

产品特性

  • Parallel Inputs and Outputs
  • Four Operating Modes: Synchronous Parallel Load Right Shift Left Shift Do Nothing
  • Synchronous Parallel Load
  • Right Shift
  • Left Shift
  • Do Nothing
  • Positive Edge-Triggered Clocking
  • Direct Overriding Clear

产品概述

These bidirectional shift registers are designed to incorporate virtually all of the features a system designer may want in a shift register. The circuit contains 46 equivalent gates and features parallel inputs, parallel outputs, right-shift and left-shift serial inputs, operating-mode-control inputs, and a direct overriding clear line. The register has four distinct modes of operation, namely: Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs, S0 and S1, high. The data are loaded into the associated flip-flops and appear at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited. Shift right is accomplished synchronously with the rising edge of the clock pulse when S0 is high and S1 is low. Serial data for this mode is entered at the shift-right data input. When S0 is low and S1 is high, data shifts left synchronously and new data is entered at the shift-left serial input. Clocking of the shift register is inhibited when both mode control inputs are low. The mode controls of the SN54194/SN74194 should be changed only while the clock input is high.  

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9