DS92LV3242TVSX/NOPB
接口 IC- 参考价格:¥60.51-¥66.03
更新日期:2024-04-01
DS92LV3242TVSX/NOPB 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
TQFP-64(10x10)
2022+ -
12000
-
上海市
-
-
-
原装可开发票
DS92LV3242TVSX/NOPB 中文资料属性参数
- 制造商:National Semiconductor (TI)
- 封装:Reel
- 工厂包装数量:1000
产品特性
- Wide Operating Range Embedded Clock SER/DESUp to 32-bit Parallel LVCMOS Data 20 to 85 MHz Parallel Clock Up to 2.72 Gbps Application Data Paylod
- Up to 32-bit Parallel LVCMOS Data
- 20 to 85 MHz Parallel Clock
- Up to 2.72 Gbps Application Data Paylod
- Selectable Serial LVDS Bus WidthDual Lane Mode (20 to 50 MHz) Quad Lane Mode (40 to 85 MHz)
- Dual Lane Mode (20 to 50 MHz)
- Quad Lane Mode (40 to 85 MHz)
- Simplified Clocking ArchitectureNo Separate Serial Clock Line No reference Clock Required Receiver Locks to Random Data
- No Separate Serial Clock Line
- No reference Clock Required
- Receiver Locks to Random Data
- On-Chip Signal Conditioning for Robust Serial ConnectivityTransmit Pre-Emphasis Data Randomization DC-Balance Encoding Receive Channel Deskew Supports up to 10m CAT-5 at 2.7 Gbps
- Transmit Pre-Emphasis
- Data Randomization
- DC-Balance Encoding
- Receive Channel Deskew
- Supports up to 10m CAT-5 at 2.7 Gbps
- Integrated LVDS Terminations
- Built-in AT-SPEED BIST for End-to-End System Testing
- AC-Coupled Interconnect for Isolation and Fault Protection
- > 4KV HBM ESD Protection
- Space-Saving 64-pin TQFP Package
- Full Industrial Temperature Range : -40° to +85°C
产品概述
The DS92LV3241 (SER) serializes a 32-bit data bus into 2 or 4 (selectable) embedded clock
LVDS serial channels for a data payload rate up to 2.72 Gbps over cables such as CATx, or
backplanes FR-4 traces. The companion DS92LV3242 (DES) deserializes the 2 or 4 LVDS serial data
channels, de-skews channel-to-channel delay variations and converts the LVDS data stream back into
a 32-bit LVCMOS parallel data bus. On-chip data Randomization/Scrambling and DC balance encoding and selectable serializer
Pre-emphasis ensure a robust, low-EMI transmission over longer, lossy cables and backplanes. The
Deserializer automatically locks to incoming data without an external reference clock or special
sync patterns, providing an easy “plug-and-lock” operation.By embedding the clock in the data payload and including signal conditioning functions,
the Channel-Link II SerDes devices reduce trace count, eliminate skew issues, simplify design
effort and lower cable/connector cost for a wide variety of video, control and imaging
applications. A built-in AT-SPEED BIST feature validates link integrity and may be used for system
diagnostics.
DS92LV3242TVSX/NOPB 电路图

DS92LV3242TVSX/NOPB 电路图
DS92LV3242TVSX/NOPB 相关产品
- 100301QC
- 100304QC
- 100310QC
- 100311QC
- 100313QC
- 100316QC
- 100322QC
- 100329APC
- 100329DC
- 100336DC
- 100336PC
- 100341QC
- 100351DC
- 100351PC
- 100363QC
- 100364QC
- 100370QC
- 100390QC
- 100398QI
- 11AA010T-I/TT
- 11AA160T-I/TT
- 11LC010T-I/TT
- 11LC020T-I/TT
- 11LC040T-E/TT
- 11LC160T-E/TT
- 1ED020I12-F
- 2304NZGI-1LF
- 23A640-I/SN
- 23K256-I/SN
- 23K256-I/ST