您好,欢迎来到知芯网

DS92LV3222TVSX/NOPB

接口 IC
  • 参考价格:¥40.57-¥41.33

更新日期:2024-04-01

DS92LV3222TVSX/NOPB

接口 IC

产品简介:20-50MHz 32 位频道链接 II 解串器

查看详情
  • 参考价格:¥40.57-¥41.33

DS92LV3222TVSX/NOPB 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

DS92LV3222TVSX/NOPB 中文资料属性参数

  • 制造商:National Semiconductor (TI)
  • 封装:Reel
  • 工厂包装数量:1000

产品特性

  • Wide Operating Range Embedded Clock SER/DESUp to 32-bit Parallel LVCMOS Data 20 to 50 MHz Parallel Clock Up to 1.6 Gbps Application Data Paylod
  • Up to 32-bit Parallel LVCMOS Data
  • 20 to 50 MHz Parallel Clock
  • Up to 1.6 Gbps Application Data Paylod
  • Simplified Clocking ArchitectureNo Separate Serial Clock Line No Reference Clock Required Receiver Locks to Random Data
  • No Separate Serial Clock Line
  • No Reference Clock Required
  • Receiver Locks to Random Data
  • On-chip Signal Conditioning for Robust Serial ConnectivityTransmit Pre-Emphasis Data Randomization DC-Balance Encoding Receive Channel Deskew Supports up to 10m CAT-5 at 1.6Gbps
  • Transmit Pre-Emphasis
  • Data Randomization
  • DC-Balance Encoding
  • Receive Channel Deskew
  • Supports up to 10m CAT-5 at 1.6Gbps
  • Integrated LVDS Terminations
  • Built-in AT-SPEED BIST for End-To-End System Testing
  • AC-Coupled Interconnect for Isolation and Fault Protection
  • > 4KV HBM ESD Protection
  • Space-Saving 64-pin TQFP Package
  • Full Industrial Temperature Range: -40° to +85°C

产品概述

The DS92LV3221 (SER) serializes a 32-bit data bus into 2 embedded clock LVDS serial channels for a data payload rate up to 1.6 Gbps over cables such as CATx, or backplanes FR-4 traces. The companion DS92LV3222 (DES) deserializes the 2 LVDS serial data channels, de-skews channel-to-channel delay variations and converts the LVDS data stream back into a 32-bit LVCMOS parallel data bus. On-chip data Randomization/Scrambling and DC balance encoding and selectable serializer Pre-emphasis ensure a robust, low-EMI transmission over longer, lossy cables and backplanes. The Deserializer automatically locks to incoming data without an external reference clock or special sync patterns, providing an easy “plug-and-lock” operation.By embedding the clock in the data payload and including signal conditioning functions, the Channel-Link II SerDes devices reduce trace count, eliminate skew issues, simplify design effort and lower cable/connector cost for a wide variety of video, control and imaging applications. A built-in AT-SPEED BIST feature validates link integrity and may be used for system diagnostics.

DS92LV3222TVSX/NOPB 电路图

DS92LV3222TVSX/NOPB 电路图

DS92LV3222TVSX/NOPB 电路图

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9