更新日期:2024-04-01
产品简介:增强型产品,8 位通用总线收发器和 2 个 1 位总线收发器
查看详情CVMEH22501AMDGGREP 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
TSSOP-48
2022+ -
12000
-
上海市
-
-
-
原装可开发票
CVMEH22501AMDGGREP 中文资料属性参数
- 现有数量:0现货查看交期
- 价格:2,000 : ¥44.07426卷带(TR)
- 系列:74VMEH
- 包装:卷带(TR)剪切带(CT)? 得捷定制卷带
- 产品状态:在售
- 逻辑类型:通用总线收发器
- 电路数:8 位,双路,1 位
- 电流 - 输出高、低:12mA,12mA;48mA,64mA
- 电压 - 供电:3.14V ~ 3.45V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装型
- 封装/外壳:48-TFSOP(0.240",6.10mm 宽)
- 供应商器件封装:48-TSSOP
产品特性
- Controlled BaselineOne Assembly/Test Site, One Fabrication Site
- One Assembly/Test Site, One Fabrication Site
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree(1)
- Member of the Texas Instruments Widebus Family
- UBT Transceiver Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Modes
- OEC Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference (EMI)
- Compliant With VME64, 2eVME, and 2eSST Protocols Validated at TA = -40°C to 85°C
- Bus Transceiver Split LVTTL Port Provides a Feedback Path for Control and Diagnostics Monitoring
- I/O Interfaces are 5-V Tolerant
- B-Port Outputs (-48 mA/64 mA)
- Y and A-Port Outputs (-12 mA/12 mA)
- Ioff, Power-Up 3-State, and BIAS VCC Support Live Insertion
- Bus Hold on 3A-Port Data Inputs
- 26-Ω Equivalent Series Resistor on 3A Ports and Y Outputs
- Flow-Through Architecture Facilitates Printed Circuit Board Layout
- Distributed VCC and GND Pins Minimize High-Speed Switching Noise
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A) 1000-V Charged-Device Model (C101)
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
- 1000-V Charged-Device Model (C101)
产品概述
The SN74VMEH22501A-EP 8-bit universal bus transceiver has two integral 1-bit three-wire
bus transceivers and is designed for 3.3-V VCC operation with 5-V tolerant
inputs. The UBT transceiver allows transparent, latched, and flip-flop modes of data transfer, and
the separate LVTTL input and outputs on the bus transceivers provide a feedback path for control
and diagnostics monitoring. This device provides a high-speed interface between cards operating at
LVTTL logic levels and VME64, VME64x, or VME320(2) backplane topologies.The SN74VMEH22501A-EP device is pin-for-pin compatible to the SN74VMEH22501 device
(SCES357), but operates at a wider operating temperature range.High-speed backplane operation is a direct result of the improved OEC circuitry and high
drive that has been designed and tested into the VME64x backplane model. The B-port I/Os are
optimized for driving large capacitive loads and include pseudo-ETL input thresholds (½
VCC ±50 mV) for increased noise immunity. These specifications support the
2eVME protocols in VME64x (ANSI/VITA 1.1) and 2eSST protocols in VITA 1.5. With proper design of a 21-slot VME system, a designer can achieve 320-MB transfer rates
on linear backplanes and, possibly, 1-GB transfer rates on the VME320 backplane.All inputs and outputs are 5-V tolerant and are compatible with TTL and 5-V CMOS
inputs.Active bus-hold circuitry holds unused or undriven 3A-port inputs at a valid logic state.
Bus-hold circuitry is not provided on 1A or 2A inputs, any B-port input, or any control input. Use
of pullup or pulldown resistors with the bus-hold circuitry is not recommended.This device is fully specified for live-insertion applications using
Ioff, power-up 3-state, and BIAS VCC. The
Ioff circuitry prevents damaging current to backflow through the device when
it is powered off/on. The power-up 3-state circuitry places the outputs in the high-impedance state
during power up and power down, which prevents driver conflict. The BIAS VCC
circuitry precharges and preconditions the B-port input/output connections, preventing disturbance
of active data on the backplane during card insertion or removal, and permits true live-insertion
capability.When VCC is between 0 and 1.5 V, the device is in the
high-impedance state during power up or power down. However, to ensure the high-impedance state
above 1.5 V, output-enable (OE and OEBY) inputs
should be tied to VCC through a pullup resistor and output-enable (OEAB)
inputs should be tied to GND through a pulldown resistor; the minimum value of the resistor is
determined by the drive capability of the device connected to this input.
CVMEH22501AMDGGREP 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Universal Bus Transceiver 8-Bit and Dual 1-Bit 48-TSSOP |
38页,924K | 查看 |
CVMEH22501AMDGGREP 电路图

CVMEH22501AMDGGREP 电路图
CVMEH22501AMDGGREP 相关产品
- 1P1G125QDRYRQ1
- 1P1G126QDRYRQ1
- 1P2GU04QDRYRQ1
- 2N7001TDCKR
- 2N7001TDPWR
- 54FCT245TDB
- 5962-8762401CA
- 5962-8766301MRA
- 5962-8768001EA
- 7202LA50JG
- 7203L20TDB
- 7204L35J
- 72805LB15PF
- 7280L20PA
- 72V201L15PFGI
- 72V211L10PFG
- 72V245L10PFG
- 72V3640L10PF
- 72V3660L7-5PFI
- 72V70210DAG
- 72V70840DAG
- 72V73273BBG
- 74AHC05S14-13
- 74AHC05T14-13
- 74AHC1G126MDCKTEP
- 74AHC32S14-13
- 74AHC594S16-13
- 74AHC594T16-13
- 74AHCT08PW-Q100J
- 74AHCT125S14-13