- 封装:8-TSSOP(0.173",4.40mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$1.192-$2.55
更新日期:2024-04-01 00:04:00
产品简介:用于同步 DRAM和通用应用且具有展频功能、断电模式的 PLL 时钟驱动器
查看详情- 封装:8-TSSOP(0.173",4.40mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$1.192-$2.55
CDCVF2505PWR 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI ?
-
SMD
5 -
100
-
杭州
-
-
-
原装正品现货
-
TI/德州仪器
-
TSSOP8
21+ -
3000
-
杭州
-
-
-
只做原装现货,大量现货热卖
-
TI
-
TSSOP8
2019+ -
5800
-
上海市
-
-
-
全新原装现货
-
TI(德州仪器)
-
TSSOP-8
2022+ -
5000
-
上海市
-
-
-
原装可开发票
-
TI
-
TSSOP
21+ -
1000
-
上海市
-
-
-
原装现货,品质为先!请来电垂询!
-
TI
-
MSOP8
23+ -
5800
-
上海市
-
-
-
进口原装现货,杜绝假货。
-
CDCVF2505PWR
-
TI
连可连代销V -
10
-
上海市
-
-
-
1
-
TI
-
-
2021+ -
28000
-
苏州
-
-
-
TI/德州仪器
-
-
21+ -
90000
-
上海市
-
-
CDCVF2505PWR 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:时钟/计时 - 时钟发生器,PLL,频率合成器
- 系列:-
- 类型:PLL 时钟驱动器
- PLL:带旁路
- 输入:LVTTL
- 输出:LVTTL
- 电路数:1
- 比率 - 输入:输出:1:5
- 差分 - 输入:输出:无/无
- 频率 - 最大:200MHz
- 除法器/乘法器:无/无
- 电源电压:3 V ~ 3.6 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:8-TSSOP(0.173",4.40mm 宽)
- 供应商设备封装:8-TSSOP
- 包装:®
- 其它名称:296-9437-6
产品特性
- Phase-Lock Loop Clock Driver for Synchronous DRAM and General-Purpose Applications
- Spread Spectrum Clock Compatible
- Operating Frequency: 24 MHz to 200 MHz
- Low Jitter (Cycle-to-Cycle): < |150 ps| (Over 66 MHz to 200 MHz Range)
- Distributes One Clock Input to One Bank of Five Outputs (CLKOUT Used to Tune the Input-Output Delay)
- Three-States Outputs When There Is No Input Clock
- Operates From Single 3.3-V Supply
- Available in 8-Pin TSSOP and 8-Pin SOIC Packages
- Consumes Less Than 100 mA (Typical) in Power-Down Mode
- Internal Feedback Loop Is Used to Synchronize the Outputs to the Input Clock
- 25-Ω On-Chip Series Damping Resistors
- Integrated RC PLL Loop Filter Eliminates the Need for External Components
产品概述
The CDCVF2505 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock
driver. This device uses a PLL to precisely align the output clocks (1Y[0-3] and CLKOUT) to the
input clock signal (CLKIN) in both frequency and phase. The CDCVF2505 operates at 3.3 V and also
provides integrated series-damping resistors that make it ideal for driving point-to-point
loads.One bank of five outputs provides low-skew, low-jitter copies of CLKIN. Output duty
cycles are adjusted to 50 percent, independent of duty cycle at CLKIN. The device automatically
goes into power-down mode when no input signal is applied to CLKIN. The loop filter for the PLLs is included on-chip. This minimizes the component count,
space, and cost.The CDCVF2505 is characterized for operation from –40°C to 85°C.Because it is based on the PLL circuitry, the CDCVF2505 requires a stabilization time to
achieve phase lock of the feedback signal to the reference signal. This stabilization is required
following power up and application of a fixed-frequency, fixed-phase signal at CLKIN, and following
any changes to the PLL reference.
CDCVF2505PWR 电路图
CDCVF2505PWR 电路图
CDCVF2505PWR 相关产品
- 74HCT4046AD,118
- AD809BRZ-REEL7
- AD9512BCPZ-REEL7
- AD9513BCPZ
- AD9513BCPZ-REEL7
- AD9516-2BCPZ
- AD9516-3BCPZ-REEL7
- AD9517-0ABCPZ-RL7
- AD9517-1ABCPZ
- AD9517-1ABCPZ-RL7
- AD9517-2ABCPZ-RL7
- AD9517-3ABCPZ
- AD9517-3ABCPZ-RL7
- AD9517-4ABCPZ
- AD9517-4ABCPZ-RL7
- AD9518-0ABCPZ
- AD9518-0ABCPZ-RL7
- AD9518-1ABCPZ
- AD9518-1ABCPZ-RL7
- AD9518-2ABCPZ
- AD9518-2ABCPZ-RL7
- AD9518-3ABCPZ-RL7
- AD9518-4ABCPZ
- AD9518-4ABCPZ-RL7
- AD9520-0BCPZ
- AD9522-1BCPZ
- AD9522-2BCPZ
- AD9522-4BCPZ
- AD9522-4BCPZ-REEL7
- AD9522-5BCPZ

搜索
发布采购