- 封装:40-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:带卷 (TR)
- 参考价格:$3.328
更新日期:2024-04-01 00:04:00
产品简介:适用于 DDR2 SDRAM 应用的 1.8V 锁相环路时钟驱动器
查看详情- 封装:40-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:带卷 (TR)
- 参考价格:$3.328
CDCU877ARHARG4 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
CDCU877ARHARG4 中文资料属性参数
- 标准包装:2,500
- 类别:集成电路 (IC)
- 家庭:时钟/计时 - 专用
- 系列:-
- 类型:时钟缓冲器/驱动器,多路复用器
- PLL:是
- 主要目的:存储器,DDR2
- 输入:SSTL-18
- 输出:SSTL-18
- 电路数:1
- 比率 - 输入:输出:1:10
- 差分 - 输入:输出:是/是
- 频率 - 最大:400MHz
- 电源电压:1.7 V ~ 1.9 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:40-VFQFN 裸露焊盘
- 供应商设备封装:40-VQFN-EP(6x6)
- 包装:带卷 (TR)
产品特性
- 1.8-V Phase Lock Loop Clock Driver for Double Data Rate (DDR II) Applications
- Spread Spectrum Clock Compatible
- Operating Frequency: 10 MHz to 400 MHz
- Low Current Consumption: <135 mA
- Low Jitter (Cycle-Cycle): ±30 ps
- Low Output Skew: 35 ps
- Low Period Jitter: ±20 ps
- Low Dynamic Phase Offset: ±15 ps
- Low Static Phase Offset: ±50 ps
- Distributes One Differential Clock Input to Ten Differential Outputs
- 52-Ball µBGA (MicroStar™ Junior BGA, 0,65-mm pitch) and 40-Pin MLF
- External Feedback Pins (FBIN, FBIN) are Used to Synchronize the Outputs to the Input Clocks
- Meets or Exceeds JESD82-8 PLL Standard for PC2-3200/4300
- Fail-Safe Inputs
产品概述
The CDCU877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock input
pair (CK, CK) to ten differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock outputs
(FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks (FBIN, FBIN),
the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the clock outputs, except
FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in frequency. OS (output select)
is a program pin that must be tied to GND or VDD. When OS is high, OE functions as previously described. When
OS and OE are both low, OE has no affect on Y7/Y7, they are free running. When AVDD is grounded, the PLL is turned
off and bypassed for test purposes.When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection circuit
on the differential inputs, independent from input buffers, detects the logic low level and performs in a low power state
where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being logic low to being
differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the PLL obtains phase lock
between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within the specified stabilization time.The CDCU877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from -40°C
to 85°C.
CDCU877ARHARG4 相关产品
- AD800-52BRZ
- AD800-52BRZRL
- AD9523-1BCPZ
- AD9523BCPZ
- AD9524BCPZ
- AD9524BCPZ-REEL7
- AD9548BCPZ
- AD9549ABCPZ-REEL7
- AD9553BCPZ-REEL7
- AD9558BCPZ
- AD9577BCPZ
- AD9577BCPZ-R7
- ADATE207BBPZ
- ADN2804ACPZ
- ADN2804ACPZ-500RL7
- ADN2804ACPZ-RL7
- ADN2805ACPZ
- ADN2806ACPZ-500RL7
- ADN2807ACPZ-RL
- ADN2812ACPZ-RL
- ADN2813ACPZ
- ADN2813ACPZ-500RL7
- ADN2813ACPZ-RL7
- ADN2814ACPZ
- ADN2815ACPZ-500RL7
- ADN2817ACPZ
- BU2611AF-E2
- BU3076HFV-TR
- CDCD5704PWG4
- CDCD5704PWR