- 封装:24-SSOP(0.154",3.90mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$4.4375-$8.88
更新日期:2024-04-01 00:04:00
产品简介:具有低至 10ps 以下可编程延迟线路的低抖动、基于 PLL 的倍频器和分频器
查看详情- 封装:24-SSOP(0.154",3.90mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$4.4375-$8.88
CDCF5801ADBQ 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
原厂原封装
新批号 -
887000
-
上海市
-
-
-
原厂发货进口原装微信同步QQ893727827
-
TI(德州仪器)
-
QSOP-24
2022+ -
12000
-
上海市
-
-
-
原装可开发票
CDCF5801ADBQ 中文资料属性参数
- 标准包装:50
- 类别:集成电路 (IC)
- 家庭:时钟/计时 - 时钟发生器,PLL,频率合成器
- 系列:-
- 类型:PLL 乘法器/除法器
- PLL:是
- 输入:HSTL,LVPECL,LVTTL
- 输出:HSTL,LVDS,LVPECL,LVTTL,SSTL
- 电路数:1
- 比率 - 输入:输出:1:1
- 差分 - 输入:输出:无/是
- 频率 - 最大:280MHz
- 除法器/乘法器:是/是
- 电源电压:3 V ~ 3.6 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:24-SSOP(0.154",3.90mm 宽)
- 供应商设备封装:24-SSOP/QSOP
- 包装:管件
- 其它名称:296-19620-5
产品特性
- Low-Jitter Clock Multiplier: ×1, ×2, ×4, ×8
- Fail-Safe Power Up Initialization
- Programmable Bidirectional Delay Steps of 1.3 mUI
- Output Frequency Range of 25 MHz to 280 MHz
- Input Frequency Range of 12.5 MHz to 240 MHz
- Low Jitter Generation
- Single-Ended REFCLK Input With Adjustable Trigger Level (Works With LVTTL, HSTL, and LVPECL)
- Differential/Single-Ended Output
- Output Can Drive LVPECL, LVDS, and LVTTL
- Three Power Operating Modes to Minimize Power
- Low Power Consumption (< 190 mW at 280 MHz/3.3 V)
- Packaged in a Shrink Small-Outline Package (DBQ)
- No External Components Required for PLL
- Spread Spectrum Clock Tracking Ability to Reduce EMI (SSC)
- APPLICATIONS Video Graphics Gaming ProductsDatacom Telecom Noise Cancellation Created by FPGAs
- Video Graphics
- Gaming Products
- Datacom
- Telecom
- Noise Cancellation Created by FPGAs
产品概述
The CDCF5801A provides clock multiplication from a reference clock (REFCLK) signal with the unique capability to delay or advance the CLKOUT/CLKOUTB with steps of only 1.3 mUI through a phase aligner. For every rising edge on the DLYCTRL pin the CLKOUT is delayed by a 1.3-mUI step size as long as the LEADLAG input detects a low signal at the time of the DLYCTRL rising edge. Similarly for every rising edge on the DLYCTRL pin the CLKOUT is advanced by a 1.3-mUI step size as long as the LEADLAG pin is high during the transition. This unique capability allows the device to phase align (zero delay) between CLKOUT/CLKOUTB and any one other CLK in the system by feeding the clocks that need to be aligned to the DLYCTRL and the LEADLAG pins. Also it provides the capability to program a fixed delay by providing the proper number of edges on the DLYCTRL pin, while strapping the LEADLAG pin to dc high or low. Further possible applications are:The CDCF5801A has a fail-safe power up initialization state-machine which supports proper operation under all power up conditions.The CDCF5801A provides clock multiplication and division from a reference clock (REFCLK) signal. The device is optimized to have extremely low jitter impact from input to output. The predivider pins MULT[0:1] and post-divider pins P[0:2] provide selection for frequency multiplication and division ratios, generating CLKOUT/CLOUTKB frequencies ranging from 25 MHz to 280 MHz with clock input references (REFCLK) ranging from 12.5 MHz to 240 MHz. See for detailed frequency support. The selection of pins MULT[0:1] and P[1:2] determines the multiplication value of 1, 2, 4, or 8. The CDCF5801A offers several power-down/ high-impedance modes, selectable by pins P0, STOPB and PWRDN. Another unique capability of the CDCF5801A is the high sensitivity and wide common-mode range of the clock-input pin REFCLK by varying the voltage on the VDDREF pin. The clock signal outputs CLKOUT and CLKOUTB can be used independently to generate single-ended clock signals. The CLKOUT/CLKOUTB outputs can also be combined to generate a differential output signal suitable for LVDS, LVPECL, or HSTL/SSTL signaling. The CDCF5801A is characterized for operation over free-air temperatures of -40°C to 85°C.
CDCF5801ADBQ 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Low Jitter PLL Based Multiplier/Divider with programmable delay lines down to sub 10ps 24-SSOP/QSOP -40 to 85 |
20页,433K | 查看 |
![]() |
IC PLL CLOCK MULTIPLIER 24-QSOP |
21页,604K | 查看 |
![]() |
Low Jitter PLL Based Multiplier/Divider with programmable delay lines down to sub 10ps 24-SSOP/QSOP -40 to 85 |
20页,433K | 查看 |
![]() |
Low Jitter PLL Based Multiplier/Divider with programmable delay lines down to sub 10ps 24-SSOP/QSOP -40 to 85 |
20页,433K | 查看 |
![]() |
Low Jitter PLL Based Multiplier/Divider with programmable delay lines down to sub 10ps 24-SSOP/QSOP -40 to 85 |
20页,433K | 查看 |
CDCF5801ADBQ 相关产品
- 74HCT4046AD,118
- AD809BRZ-REEL7
- AD9512BCPZ-REEL7
- AD9513BCPZ
- AD9513BCPZ-REEL7
- AD9516-2BCPZ
- AD9516-3BCPZ-REEL7
- AD9517-0ABCPZ-RL7
- AD9517-1ABCPZ
- AD9517-1ABCPZ-RL7
- AD9517-2ABCPZ-RL7
- AD9517-3ABCPZ
- AD9517-3ABCPZ-RL7
- AD9517-4ABCPZ
- AD9517-4ABCPZ-RL7
- AD9518-0ABCPZ
- AD9518-0ABCPZ-RL7
- AD9518-1ABCPZ
- AD9518-1ABCPZ-RL7
- AD9518-2ABCPZ
- AD9518-2ABCPZ-RL7
- AD9518-3ABCPZ-RL7
- AD9518-4ABCPZ
- AD9518-4ABCPZ-RL7
- AD9520-0BCPZ
- AD9522-1BCPZ
- AD9522-2BCPZ
- AD9522-4BCPZ
- AD9522-4BCPZ-REEL7
- AD9522-5BCPZ