- 封装:24-TSSOP(0.173",4.40mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$4.1005-$7.61
更新日期:2024-04-01 00:04:00
产品简介:3.3V 相位锁定环路时钟驱动器
查看详情- 封装:24-TSSOP(0.173",4.40mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$4.1005-$7.61
CDC509PWR 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
-
0 -
145545
-
杭州
-
-
-
原装正品现货
-
TI(德州仪器)
-
TSSOP-24
2022+ -
12000
-
上海市
-
-
-
原装可开发票
-
TI
-
标准封装
23+ -
15000
-
上海市
-
-
-
中国区代理原装进口特价
CDC509PWR 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:时钟/计时 - 时钟发生器,PLL,频率合成器
- 系列:-
- 类型:PLL 时钟驱动器
- PLL:带旁路
- 输入:LVTTL
- 输出:LVTTL
- 电路数:1
- 比率 - 输入:输出:1:9
- 差分 - 输入:输出:无/无
- 频率 - 最大:125MHz
- 除法器/乘法器:无/无
- 电源电压:3 V ~ 3.6 V
- 工作温度:0°C ~ 70°C
- 安装类型:表面贴装
- 封装/外壳:24-TSSOP(0.173",4.40mm 宽)
- 供应商设备封装:24-TSSOP
- 包装:®
- 其它名称:296-6705-6
产品特性
- Use CDCVF2509A as a Replacement for this Device
- Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications
- Distributes One Clock Input to One Bank of Five and One Bank of Four Outputs
- Separate Output Enable for Each Output Bank
- External Feedback (FBIN) Pin Is Used to Synchronize the Outputs to the Clock Input
- No External RC Network Required
- Operates at 3.3-V VCC
- Packaged in Plastic 24-Pin Thin Shrink Small-Outline Package
产品概述
The CDC509 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDC509 operates at 3.3-V VCC and is designed to drive up to five clock loads per output.One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLK. Each bank of outputs can be enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.Unlike many products containing PLLs, the CDC509 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.Because it is based on PLL circuitry, the CDC509 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required, following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.The CDC509 is characterized for operation from 0°C to 70°C.
CDC509PWR 相关产品
- 74HCT4046AD,118
- AD809BRZ-REEL7
- AD9512BCPZ-REEL7
- AD9513BCPZ
- AD9513BCPZ-REEL7
- AD9516-2BCPZ
- AD9516-3BCPZ-REEL7
- AD9517-0ABCPZ-RL7
- AD9517-1ABCPZ
- AD9517-1ABCPZ-RL7
- AD9517-2ABCPZ-RL7
- AD9517-3ABCPZ
- AD9517-3ABCPZ-RL7
- AD9517-4ABCPZ
- AD9517-4ABCPZ-RL7
- AD9518-0ABCPZ
- AD9518-0ABCPZ-RL7
- AD9518-1ABCPZ
- AD9518-1ABCPZ-RL7
- AD9518-2ABCPZ
- AD9518-2ABCPZ-RL7
- AD9518-3ABCPZ-RL7
- AD9518-4ABCPZ
- AD9518-4ABCPZ-RL7
- AD9520-0BCPZ
- AD9522-1BCPZ
- AD9522-2BCPZ
- AD9522-4BCPZ
- AD9522-4BCPZ-REEL7
- AD9522-5BCPZ

搜索
发布采购