您好,欢迎来到知芯网

更新日期:2024-04-01

产品简介:高速 CMOS 逻辑数字锁相环

查看详情

CD54HC297F3A 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

CD54HC297F3A 中文资料属性参数

  • 现有数量:0现货1,280Factory
  • 价格:在售
  • 系列:*
  • 包装:管件
  • 产品状态:在售
  • 类型:-
  • 计数:-
  • 频率:-
  • 电压 - 供电:-
  • 电流 - 供电:-
  • 工作温度:-
  • 封装/外壳:-
  • 供应商器件封装:-
  • 安装类型:-

产品特性

  • Digital Design Avoids Analog Compensation Errors
  • Easily Cascadable for Higher Order Loops
  • Useful Frequency Range K-Clock...DC to 55MHz (Typ) I/D-Clock...DC to 35MHz (Typ)
  • K-Clock...DC to 55MHz (Typ)
  • I/D-Clock...DC to 35MHz (Typ)
  • Dynamically Variable Bandwidth
  • Very Narrow Bandwidth Attainable
  • Power-On Reset
  • Output Capability Standard...XORPDOUT, ECPDOUT Bus Driver...I/DOUT
  • Standard...XORPDOUT, ECPDOUT
  • Bus Driver...I/DOUT
  • Fanout (Over Temperature Range) Standard Outputs...10 LSTTL Loads Bus Driver Outputs...15 LSTTL Loads
  • Standard Outputs...10 LSTTL Loads
  • Bus Driver Outputs...15 LSTTL Loads
  • Balanced Propagation Delay and Transition Times
  • Significant Power Reduction Compared to LSTTL Logic ICs
  • ’HC297 Types Operation Voltage...2 to 6V High Noise Immunity NIL = 30%, NIH = 30% of VCC at 5V
  • Operation Voltage...2 to 6V
  • High Noise Immunity NIL = 30%, NIH = 30% of VCC at 5V
  • CD74HCT297 Types Operation Voltage...4.5 to 5.5V Direct LSTTL Input Logic Compatibility VIL =0.8V (Max), VIH =2V (Min) CMOS Input Compatibility II 1µA at VOL , VOH
  • Operation Voltage...4.5 to 5.5V
  • Direct LSTTL Input Logic Compatibility VIL =0.8V (Max), VIH =2V (Min)
  • CMOS Input Compatibility II 1µA at VOL , VOH

产品概述

The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL).These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops.Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range.Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation (see Figure 2) or to cascade to higher order phase-locked-loops.The length of the up/down K-counter is digitally programmable according to the K-counter function table. With A, B, C and D all LOW, the K-counter is disabled. With A HIGH and B, C and D LOW, the K-counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C and D are all programmed HIGH, the K-counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A to D inputs can maximize the overall performance of the digital phase-locked-loop.The ’HC297 and CD74HCT297 can perform the classic first order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by VCC and temperature variations but depends solely on accuracies of the K-clock and loop propagation delays.

CD54HC297F3A 数据手册

数据手册 说明 数量 操作
CD54HC297F3A

High-Speed CMOS Logic Digital Phase-Locked Loop

14 Pages页,244K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9