您好,欢迎来到知芯网

更新日期:2024-04-01

产品简介:具有设置和复位功能的双通道下降沿 J-K 触发器

查看详情

CD54AC112F3A 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

CD54AC112F3A 中文资料属性参数

  • 现有数量:0现货1,363Factory
  • 价格:在售
  • 系列:*
  • 包装:管件
  • 产品状态:在售
  • 功能:-
  • 类型:-
  • 输出类型:-
  • 元件数:-
  • 每个元件位数:-
  • 时钟频率:-
  • 不同 V、最大 CL 时最大传播延迟:-
  • 触发器类型:-
  • 电流 - 输出高、低:-
  • 电压 - 供电:-
  • 电流 - 静态 (Iq):-
  • 输入电容:-
  • 工作温度:-
  • 安装类型:-
  • 供应商器件封装:-
  • 封装/外壳:-

产品特性

  • AC Types Feature 1.5-V to 5.5-V Operation and Balanced Noise Immunity at 30% of the Supply Voltage
  • Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption
  • Balanced Propagation Delays
  • ±24-mA Output Drive Current Fanout to 15 F Devices
  • Fanout to 15 F Devices
  • SCR-Latchup-Resistant CMOS Process and Circuit Design
  • Exceeds 2-kV ESD Protection Per MIL-STD-883, Method 3015

产品概述

The ’AC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

CD54AC112F3A 数据手册

数据手册 说明 数量 操作
CD54AC112F3A

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

6 Pages页,332K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9