更新日期:2024-04-01 00:04:00
产品简介:CMOS 四路时钟控制“D”锁存器
查看详情CD4042BF3A 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
-
8 -
5500
-
杭州
-
-
-
原装正品现货
-
-
2019+ -
5800
-
上海市
-
-
-
全新原装现货
-
TI厂商
-
模块
23+ -
15000
-
上海市
-
-
-
中国区代理原装进口特价
-
TI
-
CDIP
23+ -
5800
-
上海市
-
-
-
进口原装现货,杜绝假货。
-
TI H
-
DIP
- -
22
-
台州
-
-
CD4042BF3A 中文资料属性参数
- 现有数量:0现货3,768Factory
- 价格:在售
- 系列:4000B
- 包装:管件
- 产品状态:在售
- 逻辑类型:D 型透明锁存器
- 电路:4:4
- 输出类型:补充型
- 电压 - 供电:3V ~ 18V
- 独立电路:1
- 延迟时间 - 传播:40ns @ 15V,50pF
- 电流 - 输出高、低:6.8mA,6.8mA
- 工作温度:-55°C ~ 125°C
- 安装类型:通孔
- 封装/外壳:16-CDIP(0.300",7.62mm)
- 供应商器件封装:16-CDIP
产品特性
- Clock polarity control
- Q and Q\ outputs
- Common Clock
- Low power TTL compatible
- Standardized, symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- 5-V, 10-V, and 15-V parametric ratings
- Noise margin (full package-temperature range) = 1 V at VDD = 5 V 2 V at VDD = 10 V 2.5 V at VDD = 15 V
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of B Series CMOS Devices"
- Applications: Buffer storage Holding register General digital logic
- Buffer storage
- Holding register
- General digital logic
产品概述
CD4042B types contain four latch circuits, each strobed by a common clock. Complementary buffered outputs are available from each circuit. The impedance of the n- and p-channel output devices is balanced and all outputs are electrically identical.Information present at the data input is transferred to outputs Q and Q\ during the CLOCK level which is programmed by the POLARITY input. For POLARITY = 0 the transfer occurs during the 0 CLOCK level and for POLARITY = 1 the transfer occurs during the 1 CLOCK level. The outputs follow the data input providing the CLOCK and POLARITY levels defined above are present. When a CLOCK transition occurs (positive for POLARITY = 0 and negative for POLARITY = 1) the information present at the input during the CLOCK transition is retained at the output until an opposite CLOCK transition occurs.The CD4042B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffixes), 16-lead dual-in-line plastic package (E suffix), 16-lead small-outline packages (D, DR, DT, DW, DWR, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).
CD4042BF3A 数据手册
| 数据手册 | 说明 | 数量 | 操作 |
|---|---|---|---|
CD4042BF3A
|
CMOS Quad Clocked "D" Latch |
12 Pages页,600K | 查看 |
CD4042BF3A 相关产品
- 1P1G125QDRYRQ1
- 1P1G126QDRYRQ1
- 1P2GU04QDRYRQ1
- 2N7001TDCKR
- 2N7001TDPWR
- 54FCT245TDB
- 5962-8762401CA
- 5962-8766301MRA
- 5962-8768001EA
- 7202LA50JG
- 7203L20TDB
- 7204L35J
- 72805LB15PF
- 7280L20PA
- 72V201L15PFGI
- 72V211L10PFG
- 72V245L10PFG
- 72V3640L10PF
- 72V3660L7-5PFI
- 72V70210DAG
- 72V70840DAG
- 72V73273BBG
- 74AHC05S14-13
- 74AHC05T14-13
- 74AHC1G126MDCKTEP
- 74AHC32S14-13
- 74AHC594S16-13
- 74AHC594T16-13
- 74AHCT08PW-Q100J
- 74AHCT125S14-13

搜索
发布采购
CD4042BF3A