AM1707DZKB4
微处理器更新日期:2024-04-01 00:04:00
AM1707DZKB4 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
原厂原装
2318+ -
9200
-
合肥
-
-
-
科大讯飞战略投资企业
AM1707DZKB4 中文资料属性参数
- 现有数量:0现货查看交期
- 价格:90 : ¥94.75133托盘
- 系列:Sitara?
- 包装:托盘
- 产品状态:在售
- 核心处理器:ARM926EJ-S
- 内核数/总线宽度:1 核,32 位
- 速度:456MHz
- 协处理器/DSP:控制系统;CP15
- RAM 控制器:SDRAM
- 图形加速:无
- 显示与接口控制器:LCD
- 以太网:10/100Mbps(1)
- SATA:-
- USB:USB 1.1 + PHY(1),USB 2.0 + PHY(1)
- 电压 - I/O:1.8V,3.3V
- 工作温度:0°C ~ 90°C(TJ)
- 安全特性:-
- 安装类型:表面贴装型
- 封装/外壳:256-BGA
- 供应商器件封装:256-BGA(17x17)
产品特性
- 375- and 456-MHz ARM926EJ-S™ RISC Core 32-Bit and 16-Bit (Thumb®) Instructions Single-Cycle MAC ARM Jazelle® Technology Embedded ICE-RT™ for Real-Time Debug
- 32-Bit and 16-Bit (Thumb®) Instructions
- Single-Cycle MAC
- ARM Jazelle® Technology
- Embedded ICE-RT™ for Real-Time Debug
- ARM9 Memory Architecture 16KB of Instruction Cache 16KB of Data Cache 8KB of RAM (Vector Table) 64KB of ROM
- 16KB of Instruction Cache
- 16KB of Data Cache
- 8KB of RAM (Vector Table)
- 64KB of ROM
- Enhanced Direct Memory Access Controller 3 (EDMA3): 2 Transfer Controllers 32 Independent DMA Channels 8 Quick DMA Channels Programmable Transfer Burst Size
- 2 Transfer Controllers
- 32 Independent DMA Channels
- 8 Quick DMA Channels
- Programmable Transfer Burst Size
- 128KB of RAM Memory
- 3.3-V LVCMOS I/Os (Except for USB Interfaces)
- Two External Memory Interfaces: EMIFA NOR (8- or 16-Bit-Wide Data) NAND (8- or 16-Bit-Wide Data) 16-Bit SDRAM with 128-MB Address Space EMIFB 32-Bit or 16-Bit SDRAM with 256-MB Address Space
- EMIFA NOR (8- or 16-Bit-Wide Data) NAND (8- or 16-Bit-Wide Data) 16-Bit SDRAM with 128-MB Address Space
- NOR (8- or 16-Bit-Wide Data)
- NAND (8- or 16-Bit-Wide Data)
- 16-Bit SDRAM with 128-MB Address Space
- EMIFB 32-Bit or 16-Bit SDRAM with 256-MB Address Space
- 32-Bit or 16-Bit SDRAM with 256-MB Address Space
- Three Configurable 16550-Type UART Modules: UART0 with Modem Control Signals 16-Byte FIFO 16x or 13x Oversampling Option Autoflow Control Signals (CTS, RTS) on UART0 Only
- UART0 with Modem Control Signals
- 16-Byte FIFO
- 16x or 13x Oversampling Option
- Autoflow Control Signals (CTS, RTS) on UART0 Only
- LCD Controller
- Two Serial Peripheral Interfaces (SPIs) Each with One Chip Select
- Programmable Real-Time Unit Subsystem (PRUSS) Two Independent Programmable Real-Time Unit (PRU) Cores 32-Bit Load-Store RISC Architecture 4KB of Instruction RAM per Core 512 Bytes of Data RAM per Core PRUSS can be Disabled via Software to Save Power Standard Power-Management Mechanism Clock Gating Entire Subsystem Under a Single PSC Clock Gating Domain Dedicated Interrupt Controller Dedicated Switched Central Resource
- Two Independent Programmable Real-Time Unit (PRU) Cores 32-Bit Load-Store RISC Architecture 4KB of Instruction RAM per Core 512 Bytes of Data RAM per Core PRUSS can be Disabled via Software to Save Power
- 32-Bit Load-Store RISC Architecture
- 4KB of Instruction RAM per Core
- 512 Bytes of Data RAM per Core
- PRUSS can be Disabled via Software to Save Power
- Standard Power-Management Mechanism Clock Gating Entire Subsystem Under a Single PSC Clock Gating Domain
- Clock Gating
- Entire Subsystem Under a Single PSC Clock Gating Domain
- Dedicated Interrupt Controller
- Dedicated Switched Central Resource
- Multimedia Card (MMC)/Secure Digital (SD) Card Interface with Secure Data I/O (SDIO)
- Two Master and Slave Inter-Integrated Circuit (I2C Bus™)
- One Host-Port Interface (HPI) with 16-Bit-Wide Muxed Address/Data Bus for High Bandwidth
- USB 1.1 OHCI (Host) with Integrated PHY (USB1)
- USB 2.0 OTG Port with Integrated PHY (USB0) USB 2.0 High- and Full-Speed Client USB 2.0 High-, Full-, and Low-Speed Host End Point 0 (Control) End Points 1,2,3,4 (Control, Bulk, Interrupt or ISOC) RX and TX
- USB 2.0 High- and Full-Speed Client
- USB 2.0 High-, Full-, and Low-Speed Host
- End Point 0 (Control)
- End Points 1,2,3,4 (Control, Bulk, Interrupt or ISOC) RX and TX
- Three Multichannel Audio Serial Ports (McASPs): Six Clock Zones and 28 Serial Data Pins Supports TDM, I2S, and Similar Formats DIT-Capable (McASP2) FIFO Buffers for Transmit and Receive
- Six Clock Zones and 28 Serial Data Pins
- Supports TDM, I2S, and Similar Formats
- DIT-Capable (McASP2)
- FIFO Buffers for Transmit and Receive
- 10/100 Mbps Ethernet MAC (EMAC): IEEE 802.3 Compliant (3.3-V I/O Only) RMII Media-Independent Interface Management Data I/O (MDIO) Module
- IEEE 802.3 Compliant (3.3-V I/O Only)
- RMII Media-Independent Interface
- Management Data I/O (MDIO) Module
- Real-Time Clock (RTC) with 32-kHz Oscillator and Separate Power Rail
- One 64-Bit General-Purpose Timer (Configurable as Two 32-Bit Timers)
- One 64-Bit General-Purpose Watchdog Timer (Configurable as Two 32-Bit General-Purpose Timers)
- Three Enhanced Pulse Width Modulators (eHRPWMs): Dedicated 16-Bit Time-Base Counter with Period and Frequency Control 6 Single Edge, 6 Dual Edge Symmetric, or 3 Dual Edge Asymmetric Outputs Dead-Band Generation PWM Chopping by High-Frequency Carrier Trip Zone Input
- Dedicated 16-Bit Time-Base Counter with Period and Frequency Control
- 6 Single Edge, 6 Dual Edge Symmetric, or 3 Dual Edge Asymmetric Outputs
- Dead-Band Generation
- PWM Chopping by High-Frequency Carrier
- Trip Zone Input
- Three 32-Bit Enhanced Capture (eCAP) Modules: Configurable as 3 Capture Inputs or 3 Auxiliary Pulse Width Modulator (APWM) Outputs Single-Shot Capture of up to Four Event Time-Stamps
- Configurable as 3 Capture Inputs or 3 Auxiliary Pulse Width Modulator (APWM) Outputs
- Single-Shot Capture of up to Four Event Time-Stamps
- Two 32-Bit Enhanced Quadrature Encoder Pulse (eQEP) Modules
- 256-Ball Pb-Free Plastic Ball Grid Array (PBGA) [ZKB Suffix], 1.0-mm Ball Pitch
- Commercial, Industrial, Automotive, or Extended Temperature
产品概述
The device is a low-power ARM microprocessor based on an ARM926EJ-S.The device enables original-equipment manufacturers (OEMs) and original-design
manufacturers (ODMs) to quickly bring to market devices featuring robust operating systems
support, rich user interfaces, and high processing performance life through the
maximum flexibility of a fully integrated mixed processor solution.The ARM926EJ-S is a 32-bit RISC processor core that performs 32-bit or 16-bit
instructions and processes 32-bit, 16-bit, or 8-bit data. The core uses pipelining so that all
parts of the processor and memory system can operate continuously.The ARM core has a coprocessor 15 (CP15), protection module, and data and program
memory management units (MMUs) with table look-aside buffers. The ARM core has separate 16KB of
instruction and 16-KB data caches. Both memory blocks are four-way associative with virtual index
virtual tag (VIVT). The ARM core also has 8KB of RAM (Vector Table) and 64KB of ROM.The peripheral set includes: a 10/100 Mbps Ethernet MAC (EMAC) with a management data
input/output (MDIO) module; two I2C Bus interfaces; 3 multichannel audio
serial port (McASP) with 16/12/4 serializers and FIFO buffers; two
64-bit general-purpose timers each configurable (one configurable as watchdog);
a configurable 16-bit host-port interface (HPI); up to 8 banks of 16
pins of general-purpose input/output (GPIO) with programmable interrupt/event generation modes,
multiplexed with other peripherals; three UART interfaces (one with both RTS
and CTS); three enhanced high-resolution pulse width modulator (eHRPWM)
peripherals; three 32-bit enhanced capture (eCAP) module peripherals which can be configured as 3
capture inputs or 3 auxiliary pulse width modulator (APWM) outputs; two 32-bit enhanced quadrature
encoded pulse (eQEP) peripherals; and 2 external memory interfaces: an asynchronous and SDRAM
external memory interface (EMIFA) for slower memories or peripherals, and a higher speed memory
interface (EMIFB) for SDRAM.The Ethernet Media Access Controller (EMAC) provides an efficient interface between the
device and the network. The EMAC supports both 10Base-T and 100Base-TX, or 10 Mbps and 100 Mbps in
either half- or full-duplex mode. Additionally, an MDIO interface is available for PHY
configuration. The HPI, I2C, SPI,
USB1.1, and USB2.0 ports allow the device to easily control
peripheral devices and/or communicate with host processors. The rich peripheral set provides the ability to control external peripheral devices
and communicate with external processors. For details on each of the peripherals, see the related
sections later in this document and the associated peripheral reference guides. The device has a complete set of development tools for the ARM processor. These
include C compilers and a Windows® debugger interface for visibility into source code
execution.
AM1707DZKB4 相关产品
- 14305R-2000
- 3530ECUSAGRM
- 5CEBA2F23C8N
- 5CEBA2U15C6N
- 5CEBA2U15C8N
- 5CEBA2U15I7N
- 5CEBA2U19C8N
- 5CEBA4U15C7N
- 5CEBA4U15C8N
- 5CEBA4U19C7N
- 5CEBA5U19C8N
- 5CEBA7F31C8N
- 5CEBA9F23C7N
- 5CEBA9F23C8N
- 5CEBA9F31C7N
- 5CEFA2F23C6N
- 5CEFA4F23C7N
- 5CEFA4F23I7N
- 5CEFA4U19C6N
- 5CEFA4U19C8N
- 5CEFA5F23C6N
- 5CEFA5F23I7N
- 5CEFA5U19C7N
- 5CEFA7F23C6N
- 5CEFA7F23C7N
- 5CEFA7F27I7N
- 5CEFA7F31C7N
- 5CEFA7F31I7N
- 5CEFA7U19A7N
- 5CEFA9F23C7N