- 封装:48-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:带卷 (TR)
- 参考价格:$44.685
更新日期:2024-04-01 00:04:00
产品简介:双通道、12 位、105MSPS 模数转换器 (ADC)
查看详情- 封装:48-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:带卷 (TR)
- 参考价格:$44.685
ADS6224IRGZT 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
ADS6224IRGZT 中文资料属性参数
- 产品培训模块:Data Converter Basics
- 标准包装:250
- 类别:集成电路 (IC)
- 家庭:数据采集 - 模数转换器
- 系列:-
- 位数:12
- 采样率(每秒):105M
- 数据接口:LVDS,并联,串行
- 转换器数目:2
- 功率耗散(最大):-
- 电压电源:模拟和数字
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:48-VFQFN 裸露焊盘
- 供应商设备封装:48-VQFN 裸露焊盘(7x7)
- 包装:带卷 (TR)
- 输入数目和类型:2 个差分
- 配用:ADS6224EVM-ND - ADS6224EVM
- 其它名称:296-22666-2
产品特性
- Maximum Sample Rate: 125 MSPS
- 12-Bit Resolution with No Missing Codes
- Simultaneous Sample and Hold
- 3.5 dB Coarse Gain and up to 6 dB Programmable Fine Gain for SFDR/SNR Trade-Off
- Serialized LVDS Outputs with Programmable Internal Termination Option
- Supports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Amplitude Down to 400 mVpp
- Internal Reference with External Reference Support
- No External Decoupling Required for References
- 3.3-V Analog and Digital Supply
- 48 QFN Package (7 mm × 7 mm)
- Pin Compatible 14-Bit Family (ADS624X SLAS542)
- Feature Compatible Quad Channel Family (ADS644X SLAS531 and ADS642X SLAS532)
产品概述
ADS6225/ADS6224/ADS6223/ADS6222 (ADS622X) is a family of high performance 12-bit
125/105/80/65 MSPS dual channel A-D converters. Serial LVDS data outputs reduce the number of
interface lines, resulting in a compact 48-pin QFN package (7 mm × 7 mm) that allows for high
system integration density. The device includes 3.5 dB coarse gain option that can be used to
improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain
options also exist, programmable in 1 dB steps up to 6 dB.The output interface is 2-wire, where each ADC data is serialized and output over two
LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface)
and restrict it to less than 1 Gbps easing receiver design. The ADS622X also includes the
traditional 1-wire interface that can be used at lower sampling frequencies.An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive
the bit clock. The bit clock is used to serialize the ADC data from each channel. In addition to
the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The LVDS
output buffers have features such as programmable LVDS currents, current doubling modes and
internal termination options. These can be used to widen eye-openings and improve signal integrity,
easing capture by the receiver.The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement
or straight binary.ADS622X has internal references, but can also support an external reference mode. The
device is specified over the industrial temperature range (–40°C to 85°C).
ADS6224IRGZT 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
12 Bit Analog to Digital Converter 2 Input 2 Pipelined 48-VQFN (7x7) |
75页,3.3M | 查看 |
ADS6224IRGZT 电路图

ADS6224IRGZT 电路图
ADS6224IRGZT 相关产品
- 6PADC3101TRGERQ1
- AD1674ARZ
- AD1674BRZ
- AD1674JNZ
- AD1674KRZ
- AD1974YSTZ
- AD5590BBCZ
- AD573KNZ
- AD574AJPZ
- AD574AKE
- AD574AKP
- AD574ALD
- AD574ALNZ
- AD6600ASTZ
- AD6600ASTZ-REEL
- AD6644ASTZ-40
- AD6645ASVZ-80
- AD6654CBC
- AD670JP
- AD670JPZ
- AD670JPZ-REEL7
- AD670KNZ
- AD673JNZ
- AD674BARZ
- AD674BJNZ
- AD674BKNZ
- AD676JDZ
- AD676JN
- AD676JNZ
- AD677JRZ-REEL