更新日期:2024-04-01
产品简介:具有清零和预设功能的双通道 J-K 下降沿触发器
查看详情8400002EA 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
Texas Instruments
-
CDIP16
21+ -
266
-
上海市
-
-
-
一级代理原装
8400002EA 中文资料属性参数
- 现有数量:0现货944Factory
- 价格:在售
- 系列:*
- 包装:管件
- 产品状态:在售
- 功能:-
- 类型:-
- 输出类型:-
- 元件数:-
- 每个元件位数:-
- 时钟频率:-
- 不同 V、最大 CL 时最大传播延迟:-
- 触发器类型:-
- 电流 - 输出高、低:-
- 电压 - 供电:-
- 电流 - 静态 (Iq):-
- 输入电容:-
- 工作温度:-
- 安装类型:-
- 供应商器件封装:-
- 封装/外壳:-
产品特性
- Fully Buffered to Offer Maximum Isolation From External Disturbance
- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs
产品概述
These devices contain two independent J-K negative-edge-triggered
flip-flops. A low level at the preset () or clear () inputs sets or resets the
outputs, regardless of the levels of the other inputs. When and are inactive (high), data at the J
and K inputs meeting the setup-time requirements is transferred to
the outputs on the negative-going edge of the clock pulse (CLK).
Clock triggering occurs at a voltage level and is not directly
related to the fall time of the clock pulse. Following the hold-time
interval, data at the J and K inputs may be changed without affecting
the levels at the outputs. These versatile flip-flops can perform as
toggle flip-flops by tying J and K high.The SN54ALS112A is characterized for operation over the full
military temperature range of -55°C to 125°C. The
SN74ALS112A is characterized for operation from 0°C to
70°C.
8400002EA 相关产品
- 1P1G125QDRYRQ1
- 1P1G126QDRYRQ1
- 1P2GU04QDRYRQ1
- 2N7001TDCKR
- 2N7001TDPWR
- 54FCT245TDB
- 5962-8762401CA
- 5962-8766301MRA
- 5962-8768001EA
- 7202LA50JG
- 7203L20TDB
- 7204L35J
- 72805LB15PF
- 7280L20PA
- 72V201L15PFGI
- 72V211L10PFG
- 72V245L10PFG
- 72V3640L10PF
- 72V3660L7-5PFI
- 72V70210DAG
- 72V70840DAG
- 72V73273BBG
- 74AHC05S14-13
- 74AHC05T14-13
- 74AHC1G126MDCKTEP
- 74AHC32S14-13
- 74AHC594S16-13
- 74AHC594T16-13
- 74AHCT08PW-Q100J
- 74AHCT125S14-13