您好,欢迎来到知芯网

更新日期:2024-04-01

产品简介:具有三态输出的八路 D 类边沿触发器

查看详情

8302002SA 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

8302002SA 中文资料属性参数

  • 现有数量:0现货775Factory
  • 价格:在售
  • 系列:*
  • 包装:管件
  • 产品状态:在售
  • 功能:-
  • 类型:-
  • 输出类型:-
  • 元件数:-
  • 每个元件位数:-
  • 时钟频率:-
  • 不同 V、最大 CL 时最大传播延迟:-
  • 触发器类型:-
  • 电流 - 输出高、低:-
  • 电压 - 供电:-
  • 电流 - 静态 (Iq):-
  • 输入电容:-
  • 工作温度:-
  • 安装类型:-
  • 供应商器件封装:-
  • 封装/外壳:-

产品特性

  • D-Type Flip-Flops in a Single Package With 3-State Bus Driving True Outputs
  • Full Parallel Access for Loading
  • Buffered Control Inputs
  • Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs

产品概述

These octal D-type edge-triggered flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs. A buffered output-enable (OE\) input places the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without interface or pullup components. OE\ does not affect internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The SN54ALS374A and SN54AS374 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS374A and SN74AS374 are characterized for operation from 0°C to 70°C.

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9