更新日期:2024-04-01
产品简介:具有加/减模式控制的同步加/减计数器
查看详情7600901EA 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
Texas Instruments
-
CDIP16
21+ -
27
-
上海市
-
-
-
一级代理原装
7600901EA 中文资料属性参数
- 现有数量:0现货2,026Factory
- 价格:在售
- 系列:*
- 包装:管件
- 产品状态:在售
- 逻辑类型:-
- 方向:-
- 元件数:-
- 每个元件位数:-
- 复位:-
- 定时:-
- 计数速率:-
- 触发器类型:-
- 电压 - 供电:-
- 工作温度:-
- 安装类型:-
- 封装/外壳:-
- 供应商器件封装:-
产品特性
- Counts 8-4-2-1 BCD or Binary
- Single Down/Up Count Control Line
- Count Enable Control Input
- Ripple Clock Output for Cascading
- Asynchronously Presettable with Load Control
- Parallel Outputs
- Cascadable for n-Bit Applications
产品概述
The '190, 'LS190, '191, and 'LS191 are synchronous, reversible up/down
counters having a complexity of 58 equivalent gates. The '191 and 'LS191 are
4-bit binary counters and the '190 and 'LS190 are BCD counters. Synchronous
operation is provided by having all flip-flops clocked simultaneously so that
the outputs change coincident with each other when so instructed by the steering
logic. This mode of operation eliminates the output counting spikes normally
associated with asynchronous (ripple clock) counters.
The outputs of the four master-slave flip-flops are triggered on a low-to-high
transition of the clock input if the enable input is low. A high at the enable
input inhibits counting. Level changes at the enable input should be made
only when the clock input is high. The direction of the count is determined
by the level of the down/up input. When low, the counter count up and when
high, it counts down. A false clock may occur if the down/up input changes
while the clock is low. A false ripple carry may occur if both the clock and
enable are low and the down/up input is high during a load pulse.
These counters are fully programmable; that is, the outputs may be preset
to either level by placing a low on the load input and entering the desired
data at the data inputs. The output will change to agree with the data inputs
independently of the level of the clock input. This feature allows the counters
to be used as modulo-N dividers by simply modifying the count length with
the preset inputs.
The clock, down/up, and load inputs are buffered to lower the drive requirement
which significantly reduces the number of clock drivers, etc., required for
long parallel words.
Two outputs have been made available to perform the cascading function:
ripple clock and maximum/minimum count. The latter output produces a high-level
output pulse with a duration approximately equal to one complete cycle of
the clock when the counter overflows or underflows. The ripple clock output
produces a low-level output pulse equal in width to the low-level portion
of the clock input when an overflow or underflow condition exists. The counters
can be easily cascaded by feeding the ripple clock output to the enable input
of the succeeding counter if parallel clocking is used, or to the clock input
if parallel enabling is used. The maximum/minimum count output can be used
to accomplish look-ahead for high-speed operation.
Series 54' and 54LS' are characterized for operation over the full military
temperature range of -55°C to 125°C; Series 74' and 74LS' are characterized
for operation from 0°C to 70°C.
7600901EA 相关产品
- 1P1G125QDRYRQ1
- 1P1G126QDRYRQ1
- 1P2GU04QDRYRQ1
- 2N7001TDCKR
- 2N7001TDPWR
- 54FCT245TDB
- 5962-8762401CA
- 5962-8766301MRA
- 5962-8768001EA
- 7202LA50JG
- 7203L20TDB
- 7204L35J
- 72805LB15PF
- 7280L20PA
- 72V201L15PFGI
- 72V211L10PFG
- 72V245L10PFG
- 72V3640L10PF
- 72V3660L7-5PFI
- 72V70210DAG
- 72V70840DAG
- 72V73273BBG
- 74AHC05S14-13
- 74AHC05T14-13
- 74AHC1G126MDCKTEP
- 74AHC32S14-13
- 74AHC594S16-13
- 74AHC594T16-13
- 74AHCT08PW-Q100J
- 74AHCT125S14-13