您好,欢迎来到知芯网

更新日期:2024-04-01 00:04:00

5962-89757013A

Texas Instruments 比较器

产品简介:8 位幅度比较器

查看详情

5962-89757013A 中文资料属性参数

  • 现有数量:0现货1,574Factory
  • 价格:在售
  • 系列:*
  • 包装:管件
  • 产品状态:在售
  • 类型:-
  • 位数:-
  • 输出:-
  • 输出功能:-
  • 电压 - 供电:-
  • 电流 - 输出高、低:-
  • 不同 V、最大 CL 时最大传播延迟:-
  • 电流 - 静态 (Iq):-
  • 工作温度:-
  • 封装/外壳:-
  • 供应商器件封装:-
  • 安装类型:-

产品特性

  • Latchable P-Input Ports With Power-Up Clear
  • Choice of Logical or Arithmetic (Two's Complement) Comparison
  • Data and PLE Inputs Utilize pnp Input Transistors to Reduce dc Loading Effects
  • Approximately 35% Improvement in ac Performance Over Schottky TTL While Performing More Functions
  • Cascadable to n Bits While Maintaining High Performance
  • 10% Less Power Than STTL for an 8-Bit Comparison
  • Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs

产品概述

These advanced Schottky devices are capable of performing high-speed arithmetic or logic comparisons on two 8-bit binary or two's complement words. Two fully decoded decisions about words P and Q are externally available at two outputs. These devices are fully expandable to any number of bits without external gates. To compare words of longer lengths, the P > QOUT and P < QOUT outputs of a stage handling less significant bits can be connected to the P > QIN and P < QIN inputs of the next stage handling more significant bits. The cascading paths are implemented with only a two-gate-level delay to reduce overall comparison times for long words. Two alternative methods of cascading are shown in application information.The latch is transparent when P latch-enable (PLE) input is high; the P-input port is latched when PLE is low. This provides the designer with temporary storage for the P-data word. The enable circuitry is implemented with minimal delay times to enhance performance when cascaded for longer words. The PLE, P, and Q data inputs utilize pnp input transistors to reduce the low-level current input requirement to typically -0.25 mA, which minimizes dc loading effects.The SN54AS885 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74AS885 is characterized for operation from 0°C to 70°C.  In these cases, P > QOUT follows P > QIN and P < QOUT follows P < QIN.AG = arithmetically greater than

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9