- 参考价格:CNY 56.00
更新日期:2024-04-01 00:04:00
产品简介:5-43MHz DC 平衡 24 位 FPD 链接 II 解串器
查看详情- 参考价格:CNY 56.00
DS90UR124IVS 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
NS
-
SOP-8
23+ -
15000
-
上海市
-
-
-
热卖全新原装现货特价长期供应欢迎来电
-
TI
-
-
21+ -
12500
-
上海市
-
-
-
原装现货,品质为先,请来电垂询!
-
ST
-
QFP48
23+ -
5800
-
上海市
-
-
-
进口原装现货,杜绝假货。
-
NSC/ELNAF
-
QFP64
1812+ -
6
-
上海市
-
-
-
原装现货,精专配套,正品BOM表报价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
TQFP-64(10x10)
2022+ -
12000
-
上海市
-
-
-
原装可开发票
-
TI
-
原厂原封装
新批号 -
887000
-
上海市
-
-
-
原厂发货进口原装微信同步QQ893727827
-
TI
-
TSSOP
23+ -
46000
-
合肥
-
-
-
科大讯飞战略投资企业,提供一站式配套服务
DS90UR124IVS 中文资料属性参数
- 电源电压范围::3V 到 3.6V
- 封装形式::TQFP
- 针脚数::64
- 工作温度范围::-40°C 到 +105°C
- MSL::MSL 3 - 168小时
- SVHC(高度关注物质)::No SVHC (19-Dec-2011)
- 器件标号::90
- 封装类型::剥式
- 封装类型::TQFP
- 工作温度敏::-40°C
- 工作温度最高::105°C
- 接口类型::LVDS
- 收发器类型::低压差分(LVDS)
- 电源电压 最大::3.6V
- 电源电压 最小::3V
- 表面安装器件::表面安装
产品特性
- Supports Displays With 18-Bit Color Depth
- 5-MHz to 43-MHz Pixel Clock
- Automotive-Grade Product AEC-Q100 Grade 2 Qualified
- 24:1 Interface Compression
- Embedded Clock With DC Balancing Supports AC-Coupled Data Transmission
- Capable to Drive up to 10 Meters Shielded Twisted-Pair Cable
- No Reference Clock Required (Deserializer)
- Meets ISO 10605 ESD Greater than 8 kV HBM ESD Structure
- Hot Plug Support
- EMI Reduction Serializer Accepts Spread Spectrum Input; Data Randomization and Shuffling on Serial Link; Deserializer Provides Adjustable PTO (Progressive Turnon) LVCMOS Outputs
- @Speed BIST (Built-In Self-Test) to Validate LVDS Transmission Path
- Individual Power-Down Controls for Both Transmitter and Receiver
- Power Supply Range 3.3 V ±10%
- 48-Pin TQFP Package for Transmitter and 64-Pin TQFP Package for Receiver
- Temperature Range: 40°C to 105°C
- Backward-Compatible Mode With DS90C241/DS90C124
产品概述
The DS90URxxx-Q1 chipset translates a 24-bit parallel bus into a fully transparent
data/control FPD-Link II LVDS serial stream with embedded clock information. This chipset is
ideally suited for driving graphical data to displays requiring 18-bit color depth: RGB666 + HS,
VS, DE + three additional general-purpose data channels. This single serial stream simplifies
transferring a 24-bit bus over PCB traces and cable by eliminating the skew problems between
parallel data and clock paths. The device saves system cost by narrowing data paths that in turn
reduce PCB layers, cable width, and connector size and pins.The DS90URxxx-Q1 incorporates FPD-Link II LVDS signaling on the high-speed I/O. FPD-Link
II LVDS provides a low-power and low-noise environment for reliably transferring data over a serial
transmission path. By optimizing the Serializer output edge rate for the operating frequency range,
EMI is further reduced.In addition, the device features pre-emphasis to boost signals over longer distances
using lossy cables. Internal DC-balanced encoding and decoding is used to support AC-coupled
interconnects. Using TIs proprietary random lock, the parallel data of the Serializer are
randomized to the Deserializer without the need of REFCLK.
DS90UR124IVS 电路图

DS90UR124IVS 电路图